# ECE271, Chapter 3 Reading Report

WeiHao Kuang

April 30, 2018

# 1 Chapter Outline

#### 1. Introduction

In this section the main focus will be on sequential logic; unlike combinational logic, sequential logic requires memory to run because the output depends on the current and previous inputs. Sequential logic is usually made up of other parts that are simpler to understand: such as latches and flip-flops. The reason that simpler parts are used is because sequential circuits are much harder analyze since the output changes based on a number of variables. One of the common ways to simplify the design process would be to add combinational logic circuits and a bunch of flip-flops that will help contain the state of the circuit, since the combinational logic is simple to analyze and one flip-flop only store one-bit of state information. State machines can also be used to help design sequential logic circuits.

#### 2. Latches and Flip-Flops

There are many types of simple sequential circuits SR: latches, D latches, D flip-flops, enabled flip-flops, resettable flip-flops. Enable and resettable flip-flops are made by using different configurations of D flip-flops, incorporating extra inputs produce different characteristics; Enable flip-flops determine whether data is on when a signal is send to the flip-flop, changes if there is a new input, and recycles old input if the enable is "off", and resettable flip-flops are useful when we need to force a known value into the circuit when it powers on. SR latches are composed of two cross coupled NOR gates the greatest shortcoming of this sequential circuit is that it ceases to function correctly if the two inputs Set and Reset are TRUE, on the other hand the same problem can be avoided if D latches were used. D latches incorporate the time element into the logic therefore guaranteeing that inputs Set and Rest are never asserted at the same time therefore never producing erroneous outputs. Next are the flip-flops which are the most efficient compared to the previous two mentioned earlier, since they on change when they need to change when they need to unlike D latches. When you combine X flipflops together they are known as registers, registers share on common CLOCK (CLK) input. Together latches and flip-flops become the fundamental building blocks for more complex sequential circuits.

### 3. Synchronous Logic Design

There are two types of sequential logic circuits: synchronous and asynchronous circuits, synchronous logic circuits are circuits that only change on the clock edge hence the name synchronous; these circuits effectively eliminate races that are inherent in asynchronous circuits, due to the added time input. On the other hand, asynchronous circuits do not change according to a signal edge and responds directly based on the inputs that the circuit receives. Since the asynchronous circuits do not use the clock as part of the output, the only thing that matters is the propagation delays of the components that are in the circuit.[1] A key trait of synchronous circuits are their generality, they can use any kind of feedback. This makes them very versatile and appealing to use, but in general, synchronous circuits are used more often in the field because they are easier to design compared to the asynchronous circuits.

#### 4. Finite State Machines

In general there are two types of finite state machines: Moore machines, and Mealy Machines. Moore machine outputs depend only on the state of the machines, whereas the Mealy machine output depends on both the current state and the current inputs. Designing sequential

circuits is pretty complicated, but the complexity is easier to manage if a finite state machines (FSM) is used to design so long as the proper procedures are followed, designing isn't an impossible task. On top of design an FSM there are different types of encoding that can be used when designing to make the FSMs more efficient such as one-hot encoding, one-cold encoding, and binary encoding. One-hot as the name suggest only has one bit that is hot or "TRUE", at anytime, and one-cold is the exact opposite of that, since there are less gates are used to encode, decoding time will be shortened as well. Binary encoding is just using binary numbers to represent the number of states that are in the circuit, this form of encoding is reliable and works all the time but is slower and less efficient when compared to one-hot encoding. When designing sequential or other complex circuits FSMs are often used because of the systematic process to break down the more complex of circuits.

### 5. Timing of Sequential Logic

The timing of sequential circuits is super important because one mistake can literally cost companies millions of dollars. When designing a sequential circuit; designers have to figure out the Setup time constraints and the Hold time constraints, these time constraints dictate what the maximum and minimum delays are from the combinational logic between flip-flops. The reason the maximum and minimum delays are important in circuit design because these are the parameters that the circuit needs to be designed around. The time violation of the minimum hold delay can cost the company lots of money because the whole circuit has to redesign, since there are no easy fixes compared to a violation of the setup delay. Designers also have to consider clock skews; this is when registers do not receive their signals at the same time due to a number of variables, such as wire length from clocks, or whether a clock is gate or not. Having too much clock skew will really screw up a circuit and there will be undesirable outputs as a result. The next topic was on synchronizers; synchronizers onto a circuit will guarantee a stable output of 1 or 0, which effectively eliminates metastable states that occur when inputs change within the aperture time of an element. These are all things that designers have to consider; which is why sequential circuit design takes lots of time and money.

### 6. Parallelism

There are two types of parallelism, spatial and temporal. Spatial parallelism which is obtained when there are multiple copies of hardware that is used complete multiple instructions that is has been sent. Whereas in temporal parallelism (pipeline) there just one set of hardware but the instructions are broken up into different parts (stages), allowing task overlap. One of the benefits of pipelining is the fact that no extra hardware is needed obtain it, it also allows higher clock speeds since task are simplified and the stages are shortened. However, there are weaknesses in parallelism, one of which completely breaks the process, this is known as dependency, where if current task is dependent on something before it, then the current task will halt until the prior task is completed therefore breaking the parallel working of a set of instructions because this are not working simultaneously anymore.

#### 7. Summary

Sequential circuits are much more complex than combinational circuits; because of their high complexity, sequential circuits are often broken down into smaller and more simplistic blocks that are easier to design and analyze: latches and flip-flops. One way that we can easily design sequential circuits is through the use of finite state machines (FSM). The importance of timing is one of the main focuses in this chapter; that is because timing can seriously affect designing if it is not considered seriously, which can also end up costing companies millions of dollars to redesign due the violation the Hold delays. Parallelism was also discussed, the advantages and how it can improve system throughput was interesting. Despite, being great at increasing throughput parallelism has one critical flaw that completely breaks it, which is dependency, when a current task depends on a prior task the system of parallelism ceases to function correctly because the task are no longer working simultaneously. The topic that were discussed in this chapter was super useful for discovering the uses and workings of sequential logic and circuits.

# 2 Grey Box Exploration

- 1. The first blurb is on page 132, where An easy way to remember the difference between the two types of finite state machines is that a Moore machine typically has more states than a Mealy machine for a given problem. The difference in states is not the only thing sets Moore and Mealy machines apart, the fundamental difference between the two types of machines are output dependencies, Moore's machines depends only on the current state of the circuits whereas the Mealy machines depends on the current state and the inputs.[2][3]
  - (a) Moore machines have more logic gates, which are used to decode the output signals. Having more logic gates further increase the circuit delays that are inherent in sequential circuits. Moore machines also place their outputs their states, keeping everything a bit safer, because the state only changes on the clock edge. One of the perks with a bulkier and slower circuits like a Moore machine is that it is predictable, if they are designed correctly, [2][3]
  - (b) Mealy Machines on the other hand are much faster since they are not synchronous with the clock which means that output changes as soon as input transition occurs, they take less hardware to make because it does not have as many states as Moore machines. Mealy machines are also faster but more unpredictable in a sense that if the delays are not handled correctly there will be erroneous outputs.[2][3]
- 2. The second blurb is on page 142, this blurb states that there has been a significant increase in microprocessor clock speeds where, In the three decades from when one of the authors families bought an Apple II+ computer to the present time of writing, microprocessor clock frequencies have increased from 1 MHz to several GHz, a factor of more than 1000. This speedup partially explains the revolutionary changes computers have made in society. One interesting things about the CPUs is that they can be over-clocked; the highest CPU clock speed that has been recorded so far is a world record high of 8.772 GHz, with the help of liquid nitrogen cooling. This a very high clock speed but it is not practical because the only way to achieve that clock speed is to use liquid nitrogen cooling, which is bulky and more of an inconvenience than it is worth to everyday people. So lets talk about the highest consumer clock speed, and why it hasn't increase in the last few years. The current speeds for stock consumer CPUs is around 3.8 to the 4.8 range, and it has stayed this way for the past few years, a lot of experts think that this clock speed platea is due to Moore's law which states that the number of transistors will double every year on a CPU. The problems with doubling transistors counts every year is that there will not be enough room and physical limitations such as the atoms size of the silicon will definitely cause issues in the design and fabrication end. So when it really comes down to why clock speeds are not increasing the blame really goes physical limitations, and thermal issues since more transistors equals more heat generated; a trend that I noticed for newer computer components is that they get hotter every year, this is probably due to the increase transistors in every new generation of hardware that is made. [4][5]

# 3 Figures

Two figures have been chosen from the book because they convey useful information about topics that are covered in chapter 3. Figure 3.22 was selected because it shows what the fundamental difference between Mealy and Moore machines are, which is the output. Moore outputs only depend on state of the circuit, while Mealy machines depend on the inputs and the state of the circuit.

Figure 3.43 was selected for it shows the time graph/diagram for the critical short, and general cases of sequential logic design. I personally think that this part is the hardest to understand and having this diagram really help with describing the timing associated with sequential circuits.



Figure 1: Mealy and Moore abstract circuits



Figure 2: Time graphs/diagram for short, general, and critical paths

# 4 Example Problems

Example problems are attached at the end

# 5 Glossary

These terms where all obtained from Google, by using there definition searcher.

1. bistable:

noun:

- 1. an electronic circuit that has two stable states.
- adjective:
- 1. (of a system) having two stable states.
- 2. metastable:

adjective:

- 1. (of a state of equilibrium) stable provided it is subjected to no more than small disturbances.
- 3. synchronous:

adjective:

- 1. existing or occurring at the same time.
- 2. (of a satellite or its orbit) making or denoting an orbit around the earth or another celestial body in which one revolution is completed in the period taken for the body to rotate about its axis.

### 4. asynchronous:

adjective:

- 1. (of two or more objects or events) not existing or happening at the same time.
- 2. of or requiring a form of computer control timing protocol in which a specific operation begins upon receipt of an indication (signal) that the preceding operation has been completed.
- 3.of a machine or motor) not working in time with the alternations of current.
- 4. (of a satellite) revolving around the parent planet at a different rate from that at which the planet rotates.

### 5. encoding:

verb:

- 1. (computing) convert (information or an instruction) into a particular form.
- 2. (biology) (of a gene) be responsible for producing (a substance or behavior).

#### 6. aperture:

noun:

- 1. an opening, hole, or gap.
- 2. (photography) a space through which light passes in an optical or photographic instrument, especially the variable opening by which light enters a camera.

## 7. pipeline:

noun:

- 1. a long pipe, typically underground, for conveying oil, gas, etc., over long distances.
- 2. a linear sequence of specialized modules used for pipelining.
- 3. (in surfing) the hollow formed by the breaking of a large wave.

verb:

- 1. convey (a substance) by a pipeline.
- 2. design or execute (a computer or instruction) using the technique of pipelining.

# 6 Interview Question

**Question 3.6** Describe the concept of pipelining and why it is used.

Figure 3: Parallelism, the pipeline kind

A pipeline is a type of computer process implementation where there is a continuous and overlapping movement of instructions sent to a processor, where they are split into different stages almost like an assembly line, and each of these stages are connected together forming a pipe that that creates a set of full instructions. Splitting everything into different stages allows for high clock speeds and since there does not need to be hardware doubling it it very appealing when designer are considering implementing pipes in their designs. The reasons that people use pipelining is because its ability to speed up a circuit without duplicating the hardware which also increase the clocked speeds of the circuit. [6][7][8]

Some reasons to not use pipelining is because pipelining often increases the time it takes to complete instructions, it can also require more resources to run compared to a circuit with no pipelining, and lastly pipelining can contribute heavily to latency which is a big reason why it is not used in real-time systems since latency can cause a heap of issues for its users. [6][7][8]

## 7 Reflection

A lot on things were discussed in this chapter things that are very interesting about sequential circuits. The thing that I was most surprised about was how much more complex and intricate the designing and analyzing process is for sequential circuits versus combinational circuits. It is really cool that more complex of sequential circuits can be made up of smaller and more manageable parts. The reason why I found this chapter very interesting is because these circuits can be controlled using a time variable that affects their behaviors, which is much more exciting than static input and output analysis. When I read through this book some things made a lot sense, such as using smaller and simpler circuits to build more complex circuits: latches and flip-flops. And the timing parameters that designers must meet in order to get their circuits working, but there were a few things that I had trouble understanding at first: which was using finite state machines (FSMs) and using them to create a functional sequential schematic and using a schematic to get a FSM. I reread the that section, and looked it up online and it started to make more sense to me, I'd figured I should probably bring topic up in class so I can talk about the things I don't get. The next thing I had issues with was the understanding the encoding portion of 3.4, I not really confused about encoding and what it does, but rather which type of encoding should I use when I am building my FSM, one-hot, one-cold, or binary? Is there a set of rules (like FSM designing) that should be followed when considering the type of encoding that I should use? The final topic that was discussed was parallelism, which to me as amazing, I like the fact that circuits can be replicated to do the same job to increase the throughput (in spatial parallelism), but what fascinated me the most was temporal parallelism aka pipelining. Pipelining is interesting because it is parallelism at its most efficient since there doesn't need a second set of hardware to get the parallelism characteristics. Other than the issues I talk about I thought the chapter was a good insight into sequential logic and I look forward into applying the things I learned in labs and/or classes.

## 8 Questions for Lecture

- 1. Moore and Mealy machines are the dominate FSMs? Are they different types of FSMs that are not describe in the book, if so are they more efficient or less.
- 2. Could you analyze and example of a sequential circuit that would be a question on the final exam or a future quiz?
- 3. Is there a way to solve the dependency issue with parallelism that was discussed in 3.6

### References

- [1] S. UK, "Asynchronous vs. synchronous." http://www.ee.surrey.ac.uk/Projects/CAL/seq-switching/synchronous\_and\_asynchronous\_cir.htm, 2010.
- [2] T. Point, "Moore and mealy machines." https://www.tutorialspoint.com/automata\_theory/moore\_and\_mealy\_machines.htm.
- [3] Sidhartha, "Mealy vs. moore machine." http://www.vlsifacts.com/mealy-vs-moore-machine/, 2016.
- [4] HWBOT, "Cpu frequency hall of fame." https://hwbot.org/benchmark/cpu\_frequency/halloffame, 2018.
- [5] A. Fox, "Why cpu clock speed isn't increasing." https://www.maketecheasier.com/why-cpu-clock-speed-isnt-increasing/, 2018.
- [6] G. PRABHU, "Pipelining." http://web.cs.iastate.edu/~prabhu/Tutorial/PIPELINE/pipe\_title.html, 2017.
- [7] Admin, "Pipelining and it pros and cons." http://hwinterview.com/index.php/2016/09/18/pipelining-pros-cons/, 2016.
- [8] R. H. Ramon Centeno-Colon, "What is pipelining." https://whatis.techtarget.com/definition/pipelining, 2005.

Example 3.1 D- flip Flog transisto Com t.

DFIIP-Flop = 2 D latches = (2 AND + SR latch + 1 NOt)2 = (2AND + 2NOR + 1 NO+)2

 $\begin{pmatrix}
AND = 6 = 2AND = 12 \\
Nor = 4 = 2NOr = 8
\end{pmatrix} \Rightarrow \begin{cases}
16 \\
4
\end{cases} \Rightarrow \begin{cases}
44 \\
0 \\
6p.
\end{cases}$  Not = 2 = 2

Variation: How many trasistors are in a D latch.

Diatch = 24ND + SRiatch + INSt = SAND+ evar+ INST

2AND= 12 transitors

21Vor = 8 transistors

[11V67 = 2 transistors]

22 transistors

In this problem all & hd was look at PU schematic of the carcuits and counted the gates on them and put them into an equation and Just expanded until I had gates that I knew the trastitor count to and then I dust added them Up.

Example 3.3. Astab ciralts.

Three inverter loop.



These loops are essentially required counts that do not take in input its completely seff sufficient. The characteristic of this count is known as a ning oscillator. That is to a do not equal each other ever: x = 0, y = 1, z = 1, z = 0

 $X \neq Z$   $II \quad X = 1, \quad Y = 0, \quad E = 1, \quad \overline{E} = 0$ 

X F Z.

period of takes to go through all three of the inventors.

since the pattern repeats that is why its raised
on oscillator.

The only circuits above that are suchronous are d and e. because they are both Finite state machines, because there is a cylic path that connects the registers to the combinational losics.

O-b) are not synchrous beaux they lack a cylic path connects the combinational to sics.

- c). is not synchronous because the symbol for a register is W-rong, the cyclic path connects to a non register for combinational.
- f. The cylic path is redundant and doesn't connect to the register available
- 9. lacks cylic partner connecting the first combinated lose to other registers
- n. The registers I and Z don't recive the same signal because the buffer changes What 2 gets.

Example 5.12 Timing analysis (clack skow) tond prior and tag.

Assume Nort a cirmit with a short path of 55 ps, testup of 50 ps and a 3 tol of 120 ps and a tag of 80 ps, and a hold time of 60 ps

18 inholded to a clock skow of 70 ps.

Then the equation we would use to that To is:

To = +0cq + 3 tol + testup + testum

To = 80 + 120 + 50 + 70 = 320 ps

Frequency = 1/To = 1/320 ps = 2,125 GHz

Chock skow effectively champer Re schip and hold delays that is why the period tamotron has

clock skew effectively changes the setup and hold delays that is why the period function has token in it in order to correctly calculate the period. Also I noticed that me higher the skew to lower the resulting Frequency clock, which would be bad- it there trequency l'imit that circuit needs to follow.

Since clock skiw affects hold times the new booled time of the circuit will be \$60 + 70 = 130 pg.

stow in circuit often create huge problems for staying within the hold and setup telaj por anne tos.

Example 3.15 Cookee Throughput & lateray ( variation) It takes 5 minutes to make a patch of worker to put into a tray. and then 10 munts to butte them. The process can be repeated, what is the throughout and lating for this cooke backly sety? to make a tray of cooked cookies it take 15 minter also & hour, meaning in & hour pr butch. of cookies can be made. (Intinay) The throughput will be how much batchs can be made in one hour. 1 batch = 4 how 4 batch = 1 how. so in Thomas 4 betches of cooking can be made (through put) fractions and a 11th bit of time calculator Through put and latency of a simple system above

Im he easily calculated. The same 10,900 larger systems it sust that here well be more calculation need to get the coults.

2.16 Cooke paralism spatel us pipelining spatel us pipelining spatel paralism. 2 people are maken, wolker some speed and time, time it take cookie toutch is so mounts and baken is so mounts. Two people sumedaneously make cookers, (-2 cooke tray sate of at early for one peuson 200005)

Through put;

since two people are doing the same thing that through put sor doubled.

Through put of 2 people ( 4 patches in hours

with propelining: only one over and a tookie trans ac

pipeling effective get vid of the in minutes
it take to match the vaw cooker dought
Herefor the time if take to make an batch
is 20 minutes, 19-tong = 1/3 hour

throughput = 3 baths/nour

when it come down to it spatial parallelism
faster and produces more, but the problem is that
in order to increase through put we need to doubte
the equipe ment used. Which may be a deal breaker is
size and money is an issue designer have to consider
on the other hand, pipeling had more through put and the only
thing that need to be added was an extra set of bads
pipelinny is appealing when size and morey is a factor in design.